# 3.5V to 60V, 2.5A/3A, Synchronous Step-Down Regulator

#### 1 FEATURES

- Automotive AEC-Q100 Grade 1 Compliance
- Ultra-Low Quiescent Current 27μA in Regulation
- Wide V<sub>IN</sub> Range: 3.5V to 60V
- Wide V<sub>OUT</sub> Range: 1V to V<sub>IN</sub>
- Integrated both High-Side and Low-Side Power MOSFETs with up to 2.5A/3A Output Capability
- Programmable Fixed Frequency Range: 200kHz to 2.5MHz
- PLL Synchronization to External Clock
- Adjustable Soft Start and Tracking Capability
- High Efficiency Low Load DCM and PFM Operation
- Automatic Transition into Bypass LDO to Increase Low-Load Efficiency
- Near 100% Duty Cycle Operation for Low Drop Out Operation
- Low Minimum On-Time: 109 ns
- Accurate Peak and Valley Clamp and Protection
- Internal Compensation
- Spread Spectrum for Low EMI Applications
- Power Good Indicator
- Accurate VIN UVLO Protection
- Over-Temperature Shutdown and Recovery
- Output Short-Circuit Protection with Hiccup Mode
- Thermally Enhanced TSSOP-EP16 Package (6.4mm X 5mm X 1.2mm)



LN10062Q1 Typical Application Diagram

#### 2 APPLICATIONS

- Automotive Power Supplies
- Industrial Power Supplies
- Battery Powered Systems

### 3 **DESCRIPTION**

The LN10X62/3Q1 is a high efficiency, compact, synchronous step-down DC-DC converter employing a constant frequency, peak current mode control architecture with internal compensation. It operates from an input voltage from 3.5V to 60V, provides an adjustable output voltage from 1V to V<sub>IN</sub>. LN10X62Q1 can deliver to 2.5A of output current, while LN10X63Q1 can deliver up to 3.0A. The switching frequency range is from 200kHz to 2.5MHz<sub>o</sub>

#### **Device Information Table**

| Part<br>Number       | Package    | Dimension           |  |  |
|----------------------|------------|---------------------|--|--|
| LN10062Q1 TSSOP-EP16 |            | 6.4mm x 5mm x 1.2mm |  |  |
| LN10063Q1 TSSOP-EP   |            | 6.4mm x 5mm x 1.2mm |  |  |
| LN10162Q1            | TSSOP-EP16 | 6.4mm x 5mm x 1.2mm |  |  |
| LN10163Q1            | TSSOP-EP16 | 6.4mm x 5mm x 1.2mm |  |  |



LN10063Q1 400kHz Effciency Chart



# **Table of Contents**

| 1  | FE/   | ATURES                                 | 1            |
|----|-------|----------------------------------------|--------------|
| 2  |       | PLICATIONS                             |              |
| 3  |       | SCRIPTION                              |              |
| 4  |       | /ISION HISTORY                         |              |
| 5  |       | DER INFORMATION                        |              |
| 6  | PIN   | I CONFIGURATION                        | <del>(</del> |
|    | 6.1   | Pin Configuration                      | 6            |
|    | 6.2   | Pin Functions                          | 6            |
|    | 6.3   | Package Thermal Parameters             | 7            |
| 7  | SPE   | CIFICATIONS                            |              |
|    | 7.1   | Absolute Maximum Ratings               | 8            |
|    | 7.2   | ESD Ratings                            |              |
|    | 7.3   | Recommented Operating Condition        | 9            |
|    | 7.4   | Electrical Characteristics             | 10           |
|    | 7.5   | Typical Characteristics                | 14           |
| 8  | FUI   | NCTIONAL DESCRIPTION                   | 20           |
|    | 8.1   | Overview                               | 20           |
|    | 8.2   | Funtional Diagram                      | 21           |
|    | 8.3   | Application Diagram with Full Features | 21           |
|    | 8.4   | Funtional Description                  | 22           |
| 9  | API   | PLICATION INFORMATON                   | 28           |
|    | 9.1   | Typical Applications                   | 28           |
|    | 9.2   | Typical External Components            | 30           |
| 10 | ) LAY | OUT                                    | 31           |
|    | 10.1  | Layout Guidelines                      | 31           |
|    | 10.2  | Layout Example                         | 32           |
| 11 | L PA  | CKAGE INFORMATION                      | 33           |
|    | 11.1  | Package Outline                        | 33           |
|    | 11.2  | Footprint Example                      | 34           |





| MPORTANT NOTICE AND DISCLAIMERS | 35 |
|---------------------------------|----|
|                                 |    |
| ENVIRONMENTAL DECLARATION       | 35 |



# **4 REVISION HISTORY**

| Version | Change Description                                                                                                     | Date       |
|---------|------------------------------------------------------------------------------------------------------------------------|------------|
| 1.0     | Initial Version                                                                                                        | 2020/07/16 |
| 1.1     | Update Chapter 7.1 Table "Absolute Maximum Ratings"P8                                                                  | 2020/10/10 |
|         | Update Table "order information"P5                                                                                     |            |
|         | Update conditions of I <sub>Q-NONSW</sub> , I <sub>VCCIN-NONSW</sub> and I <sub>SHDN</sub> , add maximum data······P10 |            |
|         | Update conditions of V <sub>FB-CCM</sub> P10                                                                           |            |
|         | Update typical and maximum of I <sub>Q-FB</sub> P10                                                                    |            |
|         | Update maximum and minimum of EN parametersP11                                                                         |            |
| 1.2     | Update maximum and minimum of V <sub>CCIN-ON</sub> P12                                                                 | 2021/08/31 |
|         | Update description of PG parametersP13                                                                                 |            |
|         | Update maximum and minimum of SS parametersP13                                                                         |            |
|         | Update efficiency and regulation curvesP14                                                                             |            |
|         | Update conditions of EMI curvesP19                                                                                     |            |
|         | Update package informationP33                                                                                          |            |
|         |                                                                                                                        |            |
|         |                                                                                                                        |            |
|         |                                                                                                                        |            |



# **5 ORDER INFORMATION**

| Device        | Output<br>Current | Spread<br>Spectrum | IC Package | MSL-Peak-<br>Temp <sup>(1)</sup> | Material | Package        | Package<br>Qty | Top<br>Marking <sup>(2)</sup> |
|---------------|-------------------|--------------------|------------|----------------------------------|----------|----------------|----------------|-------------------------------|
| LN10062Q1-AKR | 2.5A              | No                 | TSSOP-EP16 | Level-3-<br>260C                 | RoHS     | Tape &<br>Reel | 3000           | See<br>illustration           |
| LN10063Q1-AKR | 3A                | No                 | TSSOP-EP16 | Level-3-<br>260C                 | RoHS     | Tape &<br>Reel | 3000           | See<br>illustration           |
| LN10162Q1-AKR | 2.5A              | Yes                | TSSOP-EP16 | Level-3-<br>260C                 | RoHS     | Tape &<br>Reel | 3000           | See<br>illustration           |
| LN10163Q1-AKR | 3A                | Yes                | TSSOP-EP16 | Level-3-<br>260C                 | RoHS     | Tape &<br>Reel | 3000           | See<br>illustration           |

(1) MSL (Moisture Sensitivity Level) and the highest solder temperature are based on JEDEC industrial standard.

LN10063Q1 Q0YG64.1 • 20028A

Line 1: Product Mark Code

Line 2: Lot ID

Line 3: Date Code



## **6 PIN CONFIGURATION**

# **6.1Pin Configuration**

TSSOP-EP16 (6.4mm X 5mm X 1.2mm)



## **6.2Pin Functions**

| Name   | PIN<br>Number | Туре   | Description                                                                                                                                                                                                                                                                                      |
|--------|---------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SW     | 1,2           | Power  | Switch node connection from the internal power MOSFETs to the external inductor.                                                                                                                                                                                                                 |
| BST    | 3             | Power  | Bootstrapped supply to the high side gate driver. Connect a 100nF ceramic capacitor between BST and SW pins.                                                                                                                                                                                     |
| VCC    | 4             | Power  | Voltage source that powers the gate drivers of the internal power MOSFETs and control circuits. Must be decoupled to PGND with 1-4.7 $\mu$ F ceramic capacitor. This voltage source is provided by one of the two internal LDO regulators with input from V <sub>IN</sub> or V <sub>CCIN</sub> . |
| VCCIN  | 5             | Power  | External power input to an auxiliary internal $V_{CCIN}$ LDO regulator. This LDO supplies $V_{CC}$ power from $V_{CCIN}$ , bypassing the internal $V_{IN}$ LDO regulator powered from $V_{IN}$ when $V_{CCIN}$ is above the switchover threshold.                                                |
| EXTCLK | 6             | Signal | External synchronization clock input.                                                                                                                                                                                                                                                            |
| FREQ   | 7             | Signal | Switching frequency control pin. Place a resistor between this pin and AGND to set the switching frequency between 200kHz and 2.5MHz.                                                                                                                                                            |
| PG     | 8             | Signal | Open-drain power good output. $V_{\text{FB}}$ is monitored and when $V_{\text{FB}}$ is not within the regulation window. PG pin is pulled low.                                                                                                                                                   |
| FB     | 9             | Signal | Output voltage feedback input. Use an external divider to set the desired output voltage.                                                                                                                                                                                                        |
| AGND   | 10            | Ground | Analog ground.                                                                                                                                                                                                                                                                                   |



| SS/TRK         | 11    | Signal | Soft-start and tracking pin. The voltage on this pin sets the limit for internal reference voltage for regulation target. To use the internal soft-start ramp, leave this pin open. A capacitor between this pin and the analog ground sets the ramp time for output voltage during startup. This pin can also be driven by an external voltage ramp. When the external voltage is less than the internal ramp voltage, the output voltage tracks the external voltage ramp. |
|----------------|-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN             | 12    | Signal | Enable pin for $V_{CC}$ LDOs, regulator output, and input voltage for $V_{IN}$ UVLO. Connect to $V_{IN}$ directly, to $V_{IN}$ through a divider, or to an external voltage source.                                                                                                                                                                                                                                                                                          |
| VIN            | 13,14 | Power  | Power supply input pin to high side power MOSFET and $V_{\text{IN}}$ LDO regulator. Decouple this pin to PGND with ceramic capacitors.                                                                                                                                                                                                                                                                                                                                       |
| PGND           | 15,16 | Ground | Power ground. Connect the pins to ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| THERMAL<br>PAD | -     | -      | Thermal dissipation pad. Solder to ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                             |

# **6.3 Package Thermal Parameters**

|                 | Parameter <sup>(1)</sup>                   | TSSOP-EP16 | Units |
|-----------------|--------------------------------------------|------------|-------|
| $R_{\theta JA}$ | Junction-to-Ambient Thermal Resistance     | 38         | °C/W  |
| ψл              | Junction-to-Top Characterization Parameter | 3          | °C/W  |

<sup>(1)</sup> Measurements are based on standard 2s2p PCB defined in JESD 51-7 2s2p, under no wind , 2W loss, and 25 °C ambient temperature.



## 7 SPECIFICATIONS

# 7.1 Absolute Maximum Ratings

| Parameters                                    | Min  | Max                  | Unit |
|-----------------------------------------------|------|----------------------|------|
| VIN to PGND                                   | -0.3 | 65                   |      |
| EN to PGND                                    | -0.3 | $V_{IN}$             |      |
| FB, FREQ, SS/TRK to AGND                      | -0.3 | $V_{CC}$             |      |
| PG to AGND                                    | -0.3 | 36                   |      |
| EXTCLK to AGND                                | -0.3 | 5.5                  |      |
| VCCIN to PGND                                 | -0.3 | 36                   | V    |
| VCC to PGND                                   | -0.3 | 5.5                  |      |
| SW to PGND                                    | -1.0 | V <sub>IN</sub> +0.3 |      |
| SW to PGND (Overshoot voltage less than 10ns) | -3.5 | 65                   |      |
| BST to SW                                     | -0.3 | 5.5                  |      |
| AGND to PGND                                  | -0.3 | 0.3                  |      |
| Ambient Temperature                           | -40  | 125                  |      |
| Junction Temperature                          | -40  | 150                  | °C   |
| Storage Temperature                           | -65  | 150                  |      |

# 7.2 ESD Ratings

| Parameters              | Min | Max   | Unit |
|-------------------------|-----|-------|------|
| HBM Human Body Model    |     | ±3000 | V    |
| CDM Charge Device Model |     | ±1000 | V    |



# **7.3 Recommented Operating Condition**

| Parameters               | Min  | Max      | Unit |  |
|--------------------------|------|----------|------|--|
| VIN                      | 3.5  | 60       |      |  |
| EN                       | -0.3 | $V_{IN}$ |      |  |
| FB                       | -0.3 | 1.1      |      |  |
| PG                       | -0.3 | 30       | V    |  |
| EXTCLK                   | -0.3 | 5.5      | V    |  |
| VCCIN                    | -0.3 | 30       |      |  |
| AGND to PGND             | -0.1 | 0.1      |      |  |
| Output voltage           | 1    | $V_{IN}$ |      |  |
| LN10X62Q1 output current | 0    | 2.5      | Α    |  |
| LN10X63Q1 output current | 0    | 3        | Α    |  |
| Ambient temperature      | -40  | 125      | °C   |  |
| Junction temperature     | -40  | 125      | L L  |  |



## 7.4 Electrical Characteristics

Unless otherwise stated, the minimum and maximum limits apply over the recommended operating junction temperature range of -40°C to 125°C. Typical values are measured at 25°C and represent the most likely norm. The default conditions apply:  $V_{IN} = 24V$ ,  $V_{OUT} = 5V$ ,  $F_S = 400 \text{kHz}_{\odot}$ 

| SYMBOL                   | PARAMETER                              | CONDITION                                                                             | MIN      | TYP  | MAX             | UNIT |
|--------------------------|----------------------------------------|---------------------------------------------------------------------------------------|----------|------|-----------------|------|
| SUPPLY VO                | LTAGE, VOUT (VIN PINS)                 |                                                                                       | <u> </u> |      |                 |      |
| V <sub>IN</sub>          | Operating Input Voltage<br>Range       |                                                                                       | 3.5      |      | 60              | V    |
| V <sub>OUT</sub>         | Operating Output Voltage<br>Range      |                                                                                       | 1        |      | V <sub>IN</sub> | V    |
| I <sub>Q-NONSW</sub>     | VIN Supply Current                     | $V_{EN} = 3.3V$ , $V_{FB} = 1.5V$ , $V_{CCIN} = 3.4V$ external $V_{IN} = 24V$         |          | 4.25 | 6.8             | μΑ   |
| I <sub>VCCIN-NONSW</sub> | VCCIN Supply Current                   | $V_{EN}$ = 3.3V, $V_{FB}$ = 1.5V, $V_{CCIN}$ = 3.4V external $V_{IN}$ = 24V           |          | 58   | 77              | μΑ   |
| IQ                       | During Regulation                      | $V_{EN} = V_{IN} = 24V,$ $V_{CCIN} = V_{OUT} = 5V,$ $I_{OUT} = 0A$                    |          | 27   |                 | μΑ   |
| I <sub>SHDN</sub>        | Shutdown Quiescent Current             | V <sub>EN</sub> = 0V, V <sub>IN</sub> = 24V                                           |          | 1.3  | 2.2             | μΑ   |
| FB PIN                   |                                        |                                                                                       |          |      |                 |      |
|                          |                                        | V <sub>IN</sub> = 24V, @25C                                                           | 0.992    | 1.0  | 1.008           | V    |
| $V_{FB-CCM}$             | Regulated Feedback Voltage in CCM Mode | Full V <sub>IN</sub> Range, Full Load<br>Range, Full Operational<br>Temperature Range | 0.98     | 1.0  | 1.02            | V    |
| I <sub>Q-FB</sub>        | Feedback Input Leakage<br>Current      | V <sub>FB</sub> = 1.0 V                                                               |          | 0    | 100             | nA   |
| POWER MC                 | OSFETS                                 |                                                                                       |          |      |                 |      |
| R <sub>DSON-HS</sub> (1) | High Side MOSFET ON<br>Resistance      | I <sub>OUT</sub> = 1A, V <sub>BST</sub> - V <sub>SW</sub> = 5V                        |          | 180  |                 | mΩ   |
| R <sub>DSON-LS</sub> (1) | Low Side MOSFET ON<br>Resistance       | I <sub>OUT</sub> = 1A, V <sub>CC</sub> = 5V                                           |          | 101  |                 | mΩ   |
| PWM                      |                                        |                                                                                       |          |      |                 |      |
| T <sub>ON-MIN</sub>      | Minimum ON Time                        |                                                                                       |          | 109  |                 | ns   |
| $T_{OFF\text{-}MIN}$     | Minimum OFF Time                       |                                                                                       |          | 134  |                 | ns   |

(1) Measured at pins.



## **Electrical Characteristics (Continued)**

Unless otherwise stated, the minimum and maximum limits apply over the recommended operating junction temperature range of -40°C to 125°C. Typical values are measured at 25°C and represent the most likely norm. The default conditions apply:  $V_{IN} = 24V$ ,  $V_{OUT} = 5V$ ,  $F_S = 400 \text{kHz}_{\odot}$ 

| OSCILLATO                | R (FREQ PIN)                               |                              |      |      |      |     |
|--------------------------|--------------------------------------------|------------------------------|------|------|------|-----|
| F <sub>OSC-INT</sub>     | Default Frequency                          | FREQ Pin Floating            |      | 400  |      | kHz |
| F <sub>OSC-400kHz</sub>  | Default Frequency                          | R <sub>FREQ</sub> = 210kOhm  | 350  | 400  | 450  | kHz |
| Fs                       | Adjustable Frequency Range                 | With 1% Resistor at FREQ Pin | 0.2  |      | 2.5  | MHz |
| SYNCHRON                 | IZATION (EXTCLK PIN)                       |                              |      |      |      |     |
| F <sub>EXTCLK</sub>      | EXTCLK Frequency Range                     |                              | 0.2  |      | 2.5  | MHz |
| V <sub>EXTCLK-HIGH</sub> | EXTCLK High-Level Threshold                |                              | 2.0  |      |      | V   |
| V <sub>EXTCLK-LOW</sub>  | EXTCLK Low-Level Threshold                 |                              |      |      | 0.4  | V   |
| D <sub>EXTCLK-MAX</sub>  | EXTCLK Maximum Duty Cycle                  |                              |      | 90%  |      | %   |
| D <sub>EXTCLK-MIN</sub>  | EXTCLK Minimum Duty Cycle                  |                              |      | 10%  |      | %   |
| T <sub>EXTCLK-MIN</sub>  | Minimum EXTCLK ON and OFF Time             |                              |      | 80   |      | ns  |
| SPREAD SPI               | ECTRUM MODULATION (2)                      |                              |      |      |      |     |
| $\Delta F_S$             | Spread Spectrum Modulation Frequency Range |                              |      | -18  |      | %   |
| F <sub>SSM</sub>         | Spread Spectrum Modulation Frequency       |                              |      | 16   |      | kHz |
| ENABLE V <sub>IN</sub>   | UVLO (EN PIN)                              |                              |      |      |      |     |
| EN <sub>VCC-ON</sub>     | V <sub>EN</sub> High-Level Threshold       | V <sub>EN</sub> Rising       | 1.83 |      |      | V   |
| EN <sub>VCC-OFF</sub>    | V <sub>EN</sub> Low-Level Threshold        | V <sub>EN</sub> Falling      |      |      | 0.4  | V   |
| EN <sub>VOUT-ON</sub>    | V <sub>IN</sub> UVLO Rising Threshold      | V <sub>EN</sub> Rising       | 1.92 | 2.08 | 2.25 | V   |
| EN <sub>VOUT-HYS</sub>   | V <sub>IN</sub> UVLO Hysteresis            | V <sub>EN</sub> Falling      |      | -200 |      | mV  |
| I <sub>Q-EN</sub>        | EN Pin Current                             | V <sub>EN</sub> = 3.3V       |      | 0    | 0.2  | μΑ  |

<sup>(2)</sup> This Function is available on LN1016XQ1 Only.



## **Electrical Characteristics (Continued)**

Unless otherwise stated, the minimum and maximum limits apply over the recommended operating junction temperature range of -40°C to 125°C. Typical values are measured at 25°C and represent the most likely norm. The default conditions apply:  $V_{IN} = 24V$ ,  $V_{OUT} = 5V$ ,  $F_S = 400 \text{kHz}_{\bullet}$ 

| INTERNAL V                   | CC LDOS (VCC, VCCIN, AND VIN                     | PINS)                     |      |      |      |    |
|------------------------------|--------------------------------------------------|---------------------------|------|------|------|----|
| V <sub>CC-TARGET</sub>       | V <sub>CC</sub> Regulation Target                |                           |      | 4.75 |      | V  |
| V <sub>CC-UVLO-H</sub>       | V <sub>CC</sub> UVLO Rising Threshold            | V <sub>CCIN</sub> Rising  | 2.59 | 2.75 | 2.90 | V  |
| V <sub>CC-UVLO-L</sub>       | V <sub>CC</sub> UVLO Falling Threshold           | V <sub>CCIN</sub> Falling | 2.45 | 2.60 | 2.71 | V  |
| V <sub>CCIN-ON</sub>         | V <sub>CCIN</sub> Switchover Rising<br>Threshold | V <sub>CCIN</sub> Rising  | 2.72 | 3.0  | 3.14 | V  |
|                              | V <sub>CCIN</sub> Switchover Hysteresis          | Hysteresis                | -100 |      |      | mV |
| BOOTSTRAP                    | (BST PIN)                                        |                           |      |      |      |    |
| t <sub>REFRESH-PER</sub>     | Auto-Refresh Period                              |                           | 26   |      |      | μs |
| OVER CURRI                   | ENT PROTECTION (3)                               |                           |      |      |      |    |
| I <sub>LIM-PEAK-2.5A</sub>   | Peak Current Limit Threshold                     |                           |      | 4.2  |      | А  |
| I <sub>LIM-VALLEY-2.5A</sub> | Valley Current Limit<br>Threshold                | LN10X62Q1                 |      | 2.7  |      | А  |
| I <sub>LIM-PEAK-3A</sub>     | Peak Current Limit Threshold                     |                           |      | 4.7  |      | А  |
| I <sub>LIM-VALLEY-3A</sub>   | Valley Current Limit<br>Threshold                | LN10X63Q1                 |      | 3.2  | А    |    |
| THERMAL SH                   | HUTDOWN (4)                                      |                           |      |      |      |    |
| ОТ                           | Thermal Shutdown Threshold                       |                           |      | 160  |      | °C |
| OT <sub>HYS</sub>            | Thermal Shutdown Recovery<br>Hysteresis          |                           |      | -10  |      | °C |

<sup>(3)</sup> The current limits are measured in close-loop regulation with typical application in Figure 38. Due to inherent delays in the current limit comparators and drivers, the current limits measured in other applications may be different.

<sup>(4)</sup> Guaranteed by design.



## **Electrical Characteristics (Continued)**

Unless otherwise stated, the minimum and maximum limits apply over the recommended operating junction temperature range of -40°C to 125°C. Typical values are measured at 25°C and represent the most likely norm. The default conditions apply:  $V_{IN} = 24V$ ,  $V_{OUT} = 5V$ ,  $F_S = 400 \text{kHz}_{\bullet}$ 

| POWER GO                  | OD (PG AND FB PINS) (5)                         |                                   |      |      |      |    |
|---------------------------|-------------------------------------------------|-----------------------------------|------|------|------|----|
| $V_{PG-OV}$               | Power Good Over-Voltage<br>Rising Threshold     | V <sub>FB</sub> Ramping Up        |      | 111% | 118% | %  |
| $V_{PG-UV}$               | Power Good Under-Voltage<br>Falling Threshold   | V <sub>FB</sub> Ramping Down      | 81%  | 87%  |      | %  |
| $V_{PG-OV-HYS}$           | Power Good Over-Voltage<br>Recovery Hysteresis  | % of FB voltage                   |      | 3.7% |      |    |
| $V_{PG-UV-HYS}$           | Power Good Under-Voltage<br>Recovery Hysteresis | % of FB voltage                   |      | 3.7% |      |    |
| $V_{PG-PD}$               | Power Good Pull-Down<br>Strength                | I <sub>PG</sub> = 1mA             |      | 40   |      | mV |
| t <sub>PG-RISING</sub>    | Power Good Flag Rising Delay                    |                                   |      | 320  |      | μs |
| t <sub>PG-FALLING</sub>   | Power Good Flag Falling<br>Delay                |                                   |      | 320  |      | μs |
| $I_{Q-PG}$                | PG Leakage Current                              | $V_{PG} = 5V$                     |      | 10   |      | nA |
| SOFT START                | , TRACKING (SS/TRK PIN)                         |                                   |      |      |      |    |
| t <sub>SS-INT</sub> (6)   | Internal Soft-Start Time                        | SS Pin Float                      | 2.4  | 5.1  | 8.4  | ms |
| I <sub>SS-CHARGE</sub>    | Soft-Start Charge Current                       | V <sub>SS</sub> = 0V              | 1.76 | 2.6  | 3.6  | μΑ |
| R <sub>SS-DISCHARGE</sub> | Soft-Start Discharge<br>Resistance              | $V_{CCIN} = 0V$<br>$V_{IN} = 24V$ | 6.8  | 7.5  | 8.9  | kΩ |

<sup>(5)</sup> Power Good Thresholds are parameters of VFB with respect to V<sub>FB-CCM</sub>

<sup>(6)</sup> Measured from EN<sub>VOUT-ON</sub> to Power Good flag rising.



# 7.5 Typical Characteristics

## 7.5.1 Characteristics Over Temperature

Unless otherwise stated, the test conditions are the same as Chapter 7.4.  $T_J = -40^{\circ}$ C 到 125 $^{\circ}$ C。





## 7.5.2 Typical Characteristics







# **Typical Characteristics (Continued)**





## 7.5.3 Typical Waveforms





## **Typical Waveforms (Continued)**





# **Typical Waveforms (Continued)**





## **Typical Waveforms (Continued)**





#### 8 FUNCTIONAL DESCRIPTION

#### 8.1 Overview

The LN10X62/3Q1 is a high efficiency, compact, synchronous step-down DC-DC converter employing a constant frequency, peak current mode control architecture with internal compensation. It operates from an input voltage from 3.5V to 60V, provides an adjustable output voltage from 1V to  $V_{IN}$ . LN10X62Q1 can deliver up to 2.5A of output current, while LN10063Q1 can deliver up to 3.0A. The switching frequency range is from 200kHz to 2.5MHz.

The LN10X62/3Q1 features up to 2.5MHz adjustable high frequency operation through either an external resistor or synchronization with an external clock. With a low minimum on-time, it enables a very compact solution with small inductor and capacitor size and offers constant-frequency operation with very high step-down ratio. In addition, the LN10X62/3Q1 achieves the lowest possible dropout voltage with 100% maximum duty cycle operation. During light load operation, LN10X62/3Q1 operates at DCM and PFM to maximize efficiency. The LN10X62/3Q1 employs a bypass LDO which allows to generate V<sub>CC</sub> from a lower voltage supply other than V<sub>IN</sub> to further improve system efficiency.

The LN10X62/3Q1 also offers a plural of features include programmable output voltage, adjustable soft start and tracking capability, power good flag, and a wide array of protection features such as cycle-by-cycle peak current limit, output short-circuit protection with hiccup mode, over temperature shutdown and recovery, and adjustable system UVLO.

# 8.2 Funtional Diagram



# 8.3 Application Diagram with Full Features





## 8.4 Funtional Description

## 8.4.1 Voltage Regulation Loop and VIN pin

The LN10X62/3Q1 employs a peak current mode Control to regulate the output voltage. For highly efficient operation cross the whole load range. The LN10X62/3Q1 utilizes Discontinuous Conduction Mode (DCM) and Pulse Frequency Modulation (PFM) at light load.

To adjust the output voltage, connect a voltage divider between  $V_{OUT}$  and GND, and connect the center of the divider to FB pin. The steady state  $V_{FB}$  is typically 1V. The output voltage can be derived from:

$$V_{OUT} = (1 + \frac{R_{FBT}}{R_{FBB}}) \times V_{FB}$$

Based on the output voltage requirements, the above equation can be re-written as:

$$R_{FBB} = \frac{V_{FB}}{V_{OUT} - V_{FB}} \times R_{FBT}$$

In general,  $R_{FBT} < 1M\Omega$  is recommended. The tolerance of the divider resistance should be less than 1%, and the temperature coefficients should be less than 100ppm.

The LN10X62/3Q1 uses an internal compensation scheme to stabilize the control loop, an external RC lead compensation network can be connected between VOUT and FB to improve transient response. An external lead compensation can be achieved by adding a resistor in parallel with the upper leg resistor of the voltage divider between VOUT and FB pins.

The zero frequency of the external lead compensator is at:

$$f_{z} = \frac{1}{2\pi \times R_{FBT} \times C_{LEAD}}$$

While the pole frequency of the external lead compensator is at:

$$f_{p} = \frac{1}{2\pi \times (R_{FBT}//R_{FBB}) \times C_{LEAD}}$$

The added external lead compensator can increase the loop gain by  $(1 + \frac{R_{FBT}}{R_{FBB}})$ .



#### 8.4.2 Internal V<sub>CC</sub> Regulators, V<sub>CC</sub> and V<sub>CCIN</sub> Pins

 $V_{CC}$  powers the internal control circuits and the gate drivers for the internal power MOSFETs. There are two LDO regulators with inputs from  $V_{IN}$  and  $V_{CCIN}$  respectively. During powerup,  $V_{CC}$  is powered by the  $V_{IN}$  LDO regulator and is regulated to 5V. When  $V_{CCIN}$  rises above the switchover threshold,  $V_{CC}$  automatically switches to the output of the output of  $V_{CCIN}$  LDO regulator. It is recommended for the applications with  $V_{OUT}$  between 3.3V and 20V to connect  $V_{CCIN}$  to  $V_{OUT}$  to utilize the higher conversion efficiency of the switching regulator. When  $V_{CCIN}$  LDO regulator is not used, connect  $V_{CCIN}$  to PGND  $V_{CCIN}$  must be decoupled to PGND with a 1 - 4.7 $\mu$ F ceramic capacitor.

#### 8.4.3 V<sub>IN</sub> UVLO and EN Pin

EN pin turns on and off the switching regulator and internal  $V_{CC}$  LDO. When the voltage on EN pin is below  $EN_{VCC-OFF}$ , it shuts down  $V_{CC}$  LDO and the chip goes into shutdown mode. When the voltage on EN pin is above  $EN_{VCC-ON}$ , it turns on  $V_{CC}$  LDO.

An accurate threshold is placed at typical 2.1V, when EN rises above this threshold, it turns on the switching regulator. This accurate threshold serves to provide an accurate system  $V_{IN}$  UVLO level. In the application, an enable divider can be added between  $V_{IN}$  and GND. The switching regulator can thus be turned on and off at programmable precise input voltages.

The switching regulator Enable to Disable hysteresis is at typical -200mV. The VIN UVLO threshold can be determined by:

$$V_{\text{IN-RISING}} = (1 + \frac{R_{\text{ENT}}}{R_{\text{ENB}}}) \times \text{EN}_{\text{VOUT-ON}}$$

#### 8.4.4 Switching Frequency and FREQ Pin

The switching frequency of LN10X62/3Q1 is programmable between 200kHz to 2.5MHz by an external resistor connected between FREQ pin and AGND. R<sub>FREQ</sub> is calculated from:

$$R_{FREQ}(k\Omega) = \frac{134311}{F_S(kHz)^{1.062}} - 23$$

R<sub>FREQ</sub> vs. Switching frequency is plotted as:



The following table lists some typical switching frequency and corresponding R<sub>FREQ</sub>.

| R <sub>FREQ</sub> (kΩ) | F <sub>S</sub> (kHz) |
|------------------------|----------------------|
| 10                     | 2500                 |
| 18.7                   | 2000                 |
| 34                     | 1500                 |
| 64.9                   | 1000                 |
| 158                    | 500                  |
| 210                    | 400                  |
| 470                    | 200                  |

## 8.4.5 Synchronization to External Clock and EXTCLK Pin

LN10X62/3Q1 is capable of being synchronized to an external clock between 200kHz to 2.5MHz. Connect the external clock signal to EXTCLK pin. When this function is not used, connect EXTCLK pin to AGND through a  $10k\Omega$  resistor. Connect a  $R_{FREQ}$  that provides similar switching frequency can minimize the dynamics during the turn on and off of the external sync clock.



#### 8.4.6 Power Good and PG Pin

The PG pin is connected to the open drain of an internal N-MOSFET. Externally, the PG pin needs to be pulled up to a voltage source by a resistor. Power Good goes high when  $V_{EN}$  is high and the feedback voltage  $V_{FB}$  is within the power good window defined by PG rising threshold and PG falling threshold. There is a power good rising delay  $T_{PG-RISING}$  of 320 $\mu$ s in response to  $V_{FB}$  voltage going into the power good window and a power good falling delay  $T_{PG-FALLING}$  of 320 $\mu$ s in response to  $V_{FB}$  voltage going outside of the window. PG pin immediately goes low when  $V_{EN}$  goes low.

## 8.4.7 Soft Start, Tracking, and SS/TRK Pin

LN10X62/3Q1 has an internal soft-start ramp of about 5.1ms. To use the internal soft-start ramp, leave this pin open. The device also supports externally programmable soft-start ramp and tracking mode through the SS/TRK pin. The voltage on this pin sets the limit for internal reference voltage for regulation. Connect a capacitor between this pin and AGND sets the ramp time for output voltage. An internal  $2.6\mu$ A current charges the external capacitor, the internal reference voltage follows the voltage on this pin if the external ramp voltage is less than the internal ramp voltage. The soft start time can be calculated:

$$t_{SS} = C_{SS} \times \frac{V_{REF}}{I_{SS-CHARGE}}$$



Externally programmable soft-start waveforms



This pin can also be driven to an external voltage ramp. When the external voltage is less than the internal ramp voltage, the output voltage tracks the external voltage ramp. When the tracking voltage is above 1V, internal reference is clamped to be 1V.



Soft start waveforms for tracking external voltage

LN10X62/3Q1 supports start up into pre-biased output voltage. When the soft start ramp voltage is lower than  $V_{FB}$  voltage, the control loop does not produce PWM pulses; only when the soft start ramp voltage is close to or rises above  $V_{FB}$  voltage, the control algorithm regulates  $V_{FB}$  to follow the soft start ramp.

#### 8.4.8 Over-Current Protection

#### 8.4.8.1 Peak Current Protection

Peak current protection is a cycle-by-cycle protection inherited from the peak current mode control. The peak current command is clamped to the Peak Current Limit Threshold.

#### 8.4.8.2 Valley Current Protection

During low side conduction, the low side power MOSFET current is sensed and compared to valley current threshold. When low side current is higher than the valley current threshold, high side power MOSFET is not allowed to turn on for the next cycle.

#### 8.4.8.3 Hiccup Mode

When low side current is higher than the valley current threshold for 32 cycles, it shuts down the switching regulator. The switching regulator automatically turns back on after 5ms if EN is high. During shutdown period, the soft start ramp capacitor is discharged by an internal FET; when the switching regulator turns back on, the regulator goes through the soft start process.



#### 8.4.9 Thermal Shutdown and Auto-Recovery

When the junction temperature exceeds  $160^{\circ}$ C, LN10X62/3Q1 shuts down the switching regulator to reduce thermal dissipation. It automatically restarts the switching regulator after junction temperature drops back below 150 °C. The V<sub>CC</sub> LDO regulators remain operational during over-temperature event.

### 8.4.10 Bootstrap Voltage, VSB, and SW Pin

The internal gate driver for the high side Power MOSFET uses a bootstrapped supply from an external capacitor  $C_{BST}$ .  $C_{BST}$  connect between BST pin and SW. The voltage on  $C_{BST}$  is charged from  $V_{CC}$  through an internal switch when the low side power MOSFET conducts.

### 8.4.11 Low Drop-Out

When input voltage is close to the output target voltage, LN10X62/3Q1 enters Low Drop-Out mode. The high-side MOSFET can be turned on for more than a switching period to maintain the output voltage regulation. When the input voltage is lower than the target voltage, the high-side power MOSFET is turned on for maximum allowable on time:  $t_{REFRESH-PE}$ . The low-side power MOSFET turns on briefly for  $T_{OFF-MIN}$  to refresh the charge on  $C_{BST}$ .



## 9 APPLICATION INFORMATON

# 9.1 Typical Applications



Figure 35. LN10062Q1, 400kHz, 5V, 2.5A Typical Application Diagram



Figure 36. LN10062Q1, 400kHz, 3.3V, 2.5A Typical Application Diagram



Figure 37. LN10062Q1, 2MHz, 5V, 2.5A Typical Application Diagram



Figure 38. LN10063Q1, 400kHz, 5V, 3A Typical Application Diagram



Figure 39. LN10063Q1, 2MHz, 5V, 3A Typical Application Diagram



# 9.2 Typical External Components

| $R_{FREQ}(k\Omega)$      | V <sub>OUT</sub> (V)     | V <sub>IN</sub> (V) Range | С <sub>оит</sub> (µF) | L (μH) | R <sub>FBT</sub> (kΩ) | R <sub>FBB</sub> (kΩ) | C <sub>LEAD</sub> (pF) <sup>(3)</sup> |  |  |
|--------------------------|--------------------------|---------------------------|-----------------------|--------|-----------------------|-----------------------|---------------------------------------|--|--|
| F <sub>s</sub> = 2.0 MHz |                          |                           |                       |        |                       |                       |                                       |  |  |
| 18.7 kΩ                  | 3.3                      | 3.5 – 13 <sup>(1)</sup>   | 47                    | 2.2    | 1000                  | 432                   | 47                                    |  |  |
|                          | 5                        | 5 – 20 <sup>(1)</sup>     | 47                    | 2.2    | 1000                  | 249                   | 47                                    |  |  |
|                          | 12                       | 12 – 60 <sup>(2)</sup>    | 22                    | 8.2    | 1000                  | 90.9                  | NA                                    |  |  |
|                          | 24                       | 24 – 60 <sup>(2)</sup>    | 22                    | 15     | 1000                  | 43.2                  | NA                                    |  |  |
| F <sub>s</sub> = 1 MHz   | F <sub>s</sub> = 1 MHz   |                           |                       |        |                       |                       |                                       |  |  |
|                          | 1                        | 3.5 – 9 <sup>(1)</sup>    | 100                   | 2.2    | Short                 | Open                  | Short                                 |  |  |
|                          | 3.3                      | 3.5 – 29 <sup>(1)</sup>   | 100                   | 6.8    | 1000                  | 432                   | 47                                    |  |  |
| 64.9 kΩ                  | 5                        | 5 – 60                    | 100                   | 8.2    | 1000                  | 249                   | 47                                    |  |  |
|                          | 12                       | 12 – 60                   | 22                    | 18     | 1000                  | 90.9                  | NA                                    |  |  |
|                          | 24                       | 24 – 60                   | 22                    | 27     | 1000                  | 43.2                  | NA                                    |  |  |
| F <sub>s</sub> = 400 kH  | F <sub>s</sub> = 400 kHz |                           |                       |        |                       |                       |                                       |  |  |
| 210kΩ                    | 1                        | 3.5 – 21 <sup>(1)</sup>   | 200                   | 4.7    | Short                 | Open                  | Short                                 |  |  |
|                          | 3.3                      | 3.5 – 60                  | 100                   | 10     | 1000                  | 432                   | 47                                    |  |  |
|                          | 5                        | 5 – 60                    | 100                   | 10     | 1000                  | 249                   | 47                                    |  |  |
|                          | 12                       | 12 – 60                   | 22                    | 22     | 1000                  | 90.9                  | 47                                    |  |  |
|                          | 24                       | 24 – 60                   | 22                    | 47     | 1000                  | 43.2                  | NA                                    |  |  |

<sup>1)</sup> The maximum output voltage is limited by T<sub>ON-MIN</sub>.

<sup>2)</sup> At high switching frequency, the maximum output current may not be guaranteed due to over temperature protection.

<sup>3)</sup> With large ESR capacitor, the lead compensation may not be needed.

#### 10 LAYOUT

The performance of any switching converter depends as much upon the layout of the PCB as the component selection. The LN10X62/3Q1 is designed to meet the optimization requirements of PCB layout in the pin assignment. For example, VIN and PGND pins are adjacent to each other, which is convenient for placing VIN bypass capacitors.

## 10.1 Layout Guidelines

Radiated EMI is generated by the high di/dt components in pulsing currents in switching converters. The larger area covered by the path of a pulsing current; the more electromagnetic emission is generated. As shown in the figure below, this part of the current flows from the VIN side of the input capacitors to high side switch, to the low side switch, and then returns to the ground of the input capacitors.

The key to minimize radiated EMI is to minimize the area of this pulsing current path, thus, placing high frequency ceramic bypass capacitor(s) as close as possible to the VIN and PGND pins is necessary.

In addition, high dv/dt occurs on SW node during switching, so the trace between SW pin and inductor should be as short as possible, and just wide enough to carry the load current without excessive heating. Short and thick traces are highly recommended to minimize parasitic resistance. Besides, sensitive signal lines should be kept away from SW traces.



The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

- 1. Place high frequency ceramic bypass CIN as close as possible to the LN10X62/3Q1 VIN and PGND pins; a ceramic capacitor in small package (such as 0603) is still needed even if multiple input capacitors are implemented;
- 2. The high-current loop consisting of VIN, SW, VOUT and GND should be as compact as possible;
- 3. The bypass capacitors of VCCIN and VCC should be arranged close to the pins, and return to the PGND pin with the shortest connection;



- 4. It is recommended to use a four-layer board with a top and bottom layer of 2oz copper, and a complete ground plane on middle layer. Use a minimum 3 by 4 arrays of 10 mil thermal vias to connect the thermal pad of LN10X62/3Q1 to the system ground plane for heat sinking;
- 5. The SW and BST nodes contains a lot of high-frequency noise, so the connection of the pins should be as short as possible, meanwhile, there should be sufficient width to conduct the current;
- 6. Sensitive analog signals, such as FB, SS and FREQ, need to be far away from the noisy nodes, ground plane can be used as a shielding layer while routing these sensitive signals;
- 7. The feedback resistance of the FB connection must be located as close to the pin as possible, If  $V_{OUT}$  accuracy at the load is important, make sure  $V_{OUT}$  sense is made at the load;
- 8. For the peripheral components connected to FB, FREQ, SS and EN pins, a single point ground connection to the plane is recommended.

## 10.2 Layout Example



LN10X62/3Q1 Layout

## 11 PACKAGE INFORMATION

## 11.1 Package Outline



#### Notes:

- 1. All dimensions in the package structure are in millimeters (mm). Refer to ASME Y14.5M-1994 for dimensions and tolerance standards.
- 2. Excluding flash, such as mold flash, protrusions, or gate burrs.
- 3. Excluding inter lead flash.
- 4. Heat sink



# 11.2 Footprint Example

# LAND PATTERN EXAMPLE EXPOSED METAL SHOWN



# SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL





#### IMPORTANT NOTICE AND DISCLAIMERS

The technical materials, reliability data, product specifications, and related product evaluation boards provided by LEN Technology Ltd. are on an "as is" basis. LEN Technology Ltd. is not responsible for any errors that may occur in these resources. LEN Technology Ltd. disclaims all expressed and implied warranties, including any implied warranties that the intellectual property rights of third parties will not be infringed.

These resources from LEN Technology Ltd. are provided only to those who have experience in developing electronic products. You will be solely responsible for selecting appropriate products from LEN Technology Ltd., and for verifying and testing your design to meet the standards of your application, as well as for any other safety and security requirements.

The resources provided by LEN Technology Ltd. are subject to change without notice. LEN Technology Ltd. Only grants you the rights for developing applications with the products of LEN Technology Ltd. described in these resources. Reproduction and display of these resources is prohibited. LEN Technology Ltd. does not grant any other intellectual property rights owned by LEN Technology Ltd. or any third-party licensed intellectual property. LEN Technology Ltd. does not assume any loss, cost and liabilities for the use of these resources.

### **ENVIRONMENTAL DECLARATION**

This product complies with the requirements of RoHS and REACH. In accordance with relevant Chinese regulations and standards, it does not contain toxic or harmful substances or elements.